VIDEO DOI: https://doi.org/10.48448/xt0p-y150

technical paper

ESSCIRC ESSDERC 2021

September 14, 2021

Italy

A Flexible Precision Multi-Format In-Memory Vector Matrix Multiplication Engine in 65 nm CMOS with RF Machine Learning Support

Please log in to leave a comment

Downloads

SlidesPaperTranscript English (automatic)

Next from ESSCIRC ESSDERC 2021

An Optimized Low-Power Band-Tuning TX for Short-Range FMCW Radar in 22-nm FDSOI CMOS
technical paper

An Optimized Low-Power Band-Tuning TX for Short-Range FMCW Radar in 22-nm FDSOI CMOS

ESSCIRC ESSDERC 2021

+1Francesco ChiccoSammy Cerida Rengifo
Sammy Cerida Rengifo and 3 other authors

14 September 2021

Similar lecture

A 112Gb/s PAM-4, 168Gb/s PAM-8 7bit DAC-Based Transmitter in 7nm FinFET
technical paper

A 112Gb/s PAM-4, 168Gb/s PAM-8 7bit DAC-Based Transmitter in 7nm FinFET

ESSCIRC ESSDERC 2021

+6
Euhan Chong and 8 other authors

14 September 2021