UNDERLINE DOI: https://doi.org/10.48448/12p3-kr38

technical paper

ESSCIRC ESSDERC 2021

September 14, 2021

Italy

A 0.25mm² BLE Transmitter with Direct Antenna Interface and 19% System Efficiency Using Duty-Cycled Edge-Timing Calibration

Would you like to see your presentation here, made available to a global audience of researchers?
Add your own presentation or have us affordably record your next conference.

Please log in to leave a comment

Downloads

SlidesPaperTranscript English (automatic)

Next from ESSCIRC ESSDERC 2021

A 6GS/s 0.5GHz BW Continuous-Time 2-1-1 MASH ΔΣ Modulator with Phase-Boosted Current-Mode ELD Compensation in 40nm CMOS
technical paper

A 6GS/s 0.5GHz BW Continuous-Time 2-1-1 MASH ΔΣ Modulator with Phase-Boosted Current-Mode ELD Compensation in 40nm CMOS

ESSCIRC ESSDERC 2021

+5Chenming Zhang
Chenming Zhang and 7 other authors

14 September 2021

Similar lecture

A Highly Efficient Combo Transceiver for 802.11b/g/n/ax and BT/BLE in 22nm CMOS
technical paper

A Highly Efficient Combo Transceiver for 802.11b/g/n/ax and BT/BLE in 22nm CMOS

ESSCIRC ESSDERC 2021

Chao Lu
Chao Lu

14 September 2021